Part Number Hot Search : 
GR560 P6KE15 2N5414 C2625 RH1JGR 76152E3 TDA205 355506
Product Description
Full Text Search
 

To Download DS1265Y Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  DS1265Y/ab 8m nonvolatile sram DS1265Y/ab 060598 1/8 features ? 10 years minimum data retention in the absence of external power ? data is automatically protected during power loss ? unlimited write cycles ? lowpower cmos operation ? read and write access times as fast as 70 ns ? lithium energy source is electrically disconnected to retain freshness until power is applied for the first time ? full 10% v cc operating range (DS1265Y) ? optional 5% v cc operating range (ds1265ab) ? optional industrial temperature range of 40 c to +85 c, designated ind pin assignment 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 36 35 34 33 32 31 30 29 28 27 26 25 24 23 22 21 20 19 v cc a19 nc a15 a17 we a13 a8 a9 a11 oe a10 ce dq7 dq6 dq5 dq4 dq3 nc nc a18 a16 a14 a12 a7 a6 a5 a4 a3 a2 a1 a0 dq0 dq1 dq2 gnd 36pin encapsulated package 740 mil extended pin description a0 a19 address inputs dq0 dq7 data in/data out ce chip enable we write enable oe output enable v cc power (+5v) gnd ground nc no connect description the ds1265 8m nonvolatile srams are 8,388,608bit, fully static nonvolatile srams organized as 1,048,576 words by 8 bits. each nv sram has a selfcontained lithium energy source and control circuitry which constantly monitors v cc for an outoftolerance condi- tion. when such a condition occurs, the lithium energy source is automatically switched on and write protection is unconditionally enabled to prevent data corruption. there is no limit on the number of write cycles which can be executed and no additional support circuitry is required for microprocessor interfacing.
DS1265Y/ab 060598 2/8 read mode the ds1265 devices execute a read cycle whenever we (write enable) is inactive (high) and ce (chip enable) and oe (output enable) are active (low). the unique address specified by the 20 address inputs (a 0 a 19 ) defines which of the 1,048,576 bytes of data is accessed. valid data will be available to the eight data output drivers within t acc (access time) after the last address input signal is stable, providing that ce and oe (output enable) access times are also satisfied. if oe and ce access times are not satisfied, then data access must be measured from the later occurring signal (ce or oe ) and the limiting parameter is either t co for ce or t oe for oe rather than t acc . write mode the ds1265 devices execute a write cycle whenever we and ce signals are active (low) after address inputs are stable. the later occurring falling edge of ce or we will determine the start of the write cycle. the write cycle is terminated by the earlier rising edge of ce or we . all address inputs must be kept valid throughout the write cycle. we must return to the high state for a minimum recovery time (t wr ) before another cycle can be initi- ated. the oe control signal should be kept inactive (high) during write cycles to avoid bus contention. how- ever, if the output drivers are enabled (ce and oe active) then we will disable the outputs in t odw from its falling edge. data retention mode the ds1265ab provides full functional capability for v cc greater than 4.75 volts and write protects by 4.5 volts. the DS1265Y provides full functional capabil- ity for v cc greater than 4.5 volts and write protects by 4.25 volts. data is maintained in the absence of v cc without any additional support circuitry. the nonvolatile static rams constantly monitor v cc . should the supply voltage decay, the nv srams automatically write pro- tect themselves, all inputs become don't care, and all outputs become high impedance. as v cc falls below approximately 3.0 volts, a power switching circuit con- nects the lithium energy source to ram to retain data. during powerup, when v cc rises above approximately 3.0 volts, the power switching circuit connects external v cc to ram and disconnects the lithium energy source. normal ram operation can resume after v cc exceeds 4.75 volts for the ds1265ab and 4.5 volts for the DS1265Y. freshness seal each ds1265 device is shipped from dallas semicon- ductor with its lithium energy source disconnected, guaranteeing full energy capacity. when v cc is first applied at a level greater than v tp , the lithium energy source is enabled for battery backup operation.
DS1265Y/ab 060598 3/8 absolute maximum ratings* voltage on any pin relative to ground 0.3v to +7.0v operating temperature 0 c to 70 c; 40 c to +85 c for ind parts storage temperature 40 c to +70 c; 40 c to +85 c for ind parts soldering temperature 260 c for 10 seconds * this is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. exposure to absolute maximum rating conditions for extended periods of time may affect reliability. recommended dc operating conditions (t a : see note 10) parameter symbol min typ max units notes ds1265ab power supply voltage v cc 4.75 5.0 5.25 v DS1265Y power supply voltage v cc 4.5 5.0 5.5 v logic 1 input voltage v ih 2.2 v cc v logic 0 input voltage v il 0 +0.8 v (v cc =5v 5% for ds1265ab) dc electrical characteristics (t a : see note 10) (v cc =5v 10% for DS1265Y) parameter symbol min typ max units notes input leakage current i il 2.0 +2.0 m a i/o leakage current i io 2.0 +2.0 m a output current @ 2.4v i oh 1.0 ma output current @ 0.4v i ol 2.0 ma standby current ce =2.2v i ccs1 1.0 1.5 ma standby current ce =v cc 0.5v i ccs2 100 150 m a operating current i cco1 85 ma write protection voltage (ds1265ab) v tp 4.5 4.62 4.75 v write protection voltage (DS1265Y) v tp 4.25 4.37 4.5 v capacitance (t a = 25 c) parameter symbol min typ max units notes input capacitance c in 10 20 pf output capacitance c i/o 10 20 pf
DS1265Y/ab 060598 4/8 ac electrical characteristics (v cc =5v 5% for ds1265ab) (t a : see note 10) (v cc =5v 10% for DS1265Y) parameter symbol ds1265ab70 DS1265Y70 ds1265ab100 DS1265Y100 units notes parameter symbol min max min max units notes read cycle time t rc 70 100 ns access time t acc 70 100 ns oe to output valid t oe 35 50 ns ce to output valid t co 70 100 ns oe or ce to output active t coe 5 5 ns 5 output highz from deselection t od 25 35 ns 5 output hold from address change t oh 5 5 ns write cycle time t wc 70 100 ns write pulse width t wp 55 75 ns 3 address setup time t aw 0 0 ns write recovery time t wr1 t wr2 5 15 5 15 ns 12 13 output highz from we t odw 25 35 ns 5 output active from we t oew 5 5 ns 5 data setup time t ds 30 40 ns 4 data hold time t dh1 t dh2 0 10 0 10 ns ns 12 13 timing diagram: read cycle t rc t acc v ih v il v ih v il v ih v il t oh v ih t od t od v ih v oh v ol v oh v ol t coe t coe output data valid d out oe addresses v ih v ih t oe v il v il ce t co see note 1
DS1265Y/ab 060598 5/8 timing diagram: write cycle 1 t wc v ih v il v ih v il v ih v il addresses t aw data in stable high impedance v il v il v il v il v ih v ih t wp t wr1 t odw t oew t ds t dh1 v ih v il v ih v il ce we d out d in see notes 2, 3, 4, 6, 7, 8 and 12 timing diagram: write cycle 2 t wc v il v ih v il v ih v il v ih addresses ce we d out d in data in stable t aw t wp t wr2 v ih v il v il v il v ih v ih v il v il t coe t odw t ds t dh2 v il v ih v il v ih see notes 2, 3, 4, 6, 7, 8 and 13
DS1265Y/ab 060598 6/8 powerdown/powerup condition v cc 2.7v t f t pd t r t rec backup current- supplied from lithium battery ce , we v tp see note 11 t dr slews with v cc t pu v ih powerdown/powerup timing (t a : see note 10) parameter symbol min typ max units notes v cc fail detect to ce and we inactive t pd 1.5 m s 11 v cc slew from v tp to 0v t f 150 m s v cc slew from 0v to v tp t r 150 m s v cc valid to ce and we inactive t pu 2 ms v cc valid to end of write protection t rec 125 ms (t a = 25 c) parameter symbol min typ max units notes expected data retention time t dr 10 years 9 warning under no circumstances are negative undershoots, of any amplitude, allowed when device is in battery backup mode. notes: 1. we is high throughout read cycle. 2. oe = v ih or v il . if oe = v ih during write cycle, the output buffers remain in a high impedance state. 3. t wp is specified as the logical and of ce or we . t wp is measured from the latter of ce or we going low to the earlier of ce or we going high. 4. t ds is measured from the earlier of ce or we going high. 5. these parameters are sampled with a 5 pf load and are not 100% tested.
DS1265Y/ab 060598 7/8 6. if the ce low transition occurs simultaneously with or later than the we low transition, the output buffers remain in a high impedance state during this period. 7. if the ce high transition occurs prior to or simultaneously with the we high transition, the output buffers remain in a high impedance state during this period. 8. if we is low or the we low transition occurs prior to or simultaneously with the ce low transition, the output buffers remain in a high impedance state during this period. 9. each ds1265 has a builtin switch that disconnects the lithium source until v cc is first applied by the user. the expected t dr is defined as accumulative time in the absence of v cc starting from the time power is first applied by the user. 10. all ac and dc electrical characteristics are valid over the full operating temperature range. for commercial prod- ucts, this range is 0 c to 70 c. for industrial products (ind), this range is 40 c to +85 c. 11. in a powerdown condition the voltage on any pin may not exceed the voltage on v cc . 12. t wr1 , t dh1 are measured from we going high. 13. t wr2 , t dh2 are measured from ce going high. dc test conditions outputs open all voltages are referenced to ground ac test conditions output load: 100 pf + 1ttl gate input pulse levels: 0v to 3.0v timing measurement reference levels input: 1.5v output: 1.5v input pulse rise and fall times: 5 ns ordering information ds1265ttp sss iii operating temperature range blank: 0 c to 70 c ind: 40 c to +85 c access 70: 100: speed 70 ns 100 ns package type blank: 36pin 600 mil dip v cc tolerance ab: 5% y: 10%
DS1265Y/ab 060598 8/8 DS1265Y/ab nonvolatile sram 36pin 740 mil extended module, long a 1 dim min max a in. mm b in. mm c in. mm d in. mm e in. mm f in. mm g in. mm h in. mm j in. mm k in. mm 2.080 52.83 2.100 53.34 0.720 18.29 0.740 18.80 0.355 9.02 0.405 10.29 0.180 4.57 0.210 5.33 0.015 0.38 0.025 0.63 0.120 3.05 0.150 4.06 0.090 2.29 0.110 2.79 0.590 14.99 0.630 16.00 0.008 0.20 0.012 0.30 0.015 0.38 0.021 0.53 c f g k d h b e j 36pin pkg


▲Up To Search▲   

 
Price & Availability of DS1265Y

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X